

ISSN: 2320-1363

# Manage and Trail of AC/AC Sparse Modular Multilevel Converter

<sup>1</sup> PG Scholar, Dept of EEE(PE), KLR College of Engineering& Technology, Paloncha, Bhadradri Kothagudem, Telangana, India.
 <sup>2</sup>Assistant Professor, Dept of EEE, KLR College of Engineering& Technology, Paloncha, Bhadradri Kothagudem, Telangana, India
 <sup>3</sup>H.O.D., Dept of EEE, KLR College of Engineering& Technology, Paloncha, Bhadradri Kothagudem, Telangana, India

### ABSTRACT

IJMTARC - VOLUME - VI - ISSUE - 24, OCT-DEC, 2018

The sparse modular multilevel converter (MMC) is a new kind of high-voltage ac/ac MMC topology reasonable for high power applications. It depends on an elective setup of half/full-connect sub modules, and voltage UN folder organizes on each side of the converter. This topology has less parts thought about to traditional methodologies and as an extra advantage, the greater part of the switches work under the delicate exchanging condition. A thorough control system is proposed to guarantee capacitor voltage adjusting while at the same time misusing the full power ability of the converter. An altered un folder is additionally recommended to take out the inborn zero-intersection flowing current. The viability of the proposed control technique is gotten by recreation also, exploratory outcomes.

## **I. INTRODUCTION**

WITH THE consistently expanding progression in semiconductor gadgets, high power voltage source converters (VSCs) have been pulling in more consideration in numerous modern applications, for example, sustainable power source asset interfaces, flexible ac transmission systems (FACTS) gadgets and HVDC lines [1]– [3]. In huge numbers of these applications, two AC systems with diverse frequencies are associated, or variable recurrence capacity is wanted. Fragmentary Frequency Transmission System (FFTS) is an illustration that utilizations low recurrence to lessen the line reactance, and to build its ability. FFTS has been utilized in

European railroad zap frameworks for very nearly a century [4], [5]. As of late, AC/AC converters were proposed to lessen the weight and misfortunes in footing impetus frameworks [6]– [8]. Different illustrations are high voltage machine drives [9]– [11]. A consecutive (B2B) 2-level VSC is a notable topology that utilizes a DC-connection to associate two AC sources [12]. A few topologies are proposed to lessen its part tally, yet they confront constraints in the methods of activity and may require complex control frameworks [13]. For higher voltage levels, B2B staggered converters are typically utilized as they can give high voltage yield with to a great degree low bending and lower dv/dt, while the semiconductor gadgets just need to endure a bit



Fig. 1 Schematic diagram of a single-phase n-level SMMC

of the DC voltage. The intricacy of the capacitor voltage adjusting in diode-clipped converter (DCC) is unraveled in the B2B form, yet like flying capacitor converter (FCC) and fell H-bridge converters (HBC), it experiences high number of parts. Multilevel modular converter (MMC) is proposed in





2003 to beat such constraints by using low voltage switches and offering low consonant bending Presently, MMC-based HVDC frameworks are offered for control transmission up to GW ranges. Particular staggered lattice converter is first presented in 2001 and after that further got produced for engine drive applications. High number of hard-exchanged semiconductors and undesired coursing streams are the disadvantages of MMC and particular staggered lattice converter which are impressively enhanced in Sparse Modular Multilevel Converter (SMMC).

In this paper, a control procedure in view of thirdconsonant infusion is proposed for SMMC to ensure the capacitor voltage adjusting in various operational conditions. Furthermore, an altered UN folder is proposed to dispose of the characteristic zero-intersection flowing current. Whatever remains of the paper is sorted out as takes after. Initial, a concise depiction on taking out zero-intersection coursing current is talked about in Section II. Segment III presents the hypothetical examination of capacitor voltage adjusting. This is taken after by actualizing a control methodology in view of the hypothetical discoveries in Section IV. The usefulness of the proposed voltage adjusting control framework, is affirmed by both recreation also, test in Section V and VI, separately. At last, Segment VII exhibits the conclusions.

# II. CHANGED SPARSE MODULAR MULTILEVEL CONVERTER

Fig. 1 demonstrates the schematic outline of a solitary stage sparse modular Multilevel Converter (SMMC). The SMMC comprises of two low recurrence UN folders on the sides and one leg ISSN: 2320-1363



Fig. 2 Zero-crossing circulating current in a 5-level SMMC



Fig. 3 Schematic diagram of a modified single-phase SMMC

Containing various cascade full bridges (FBSM) and half bridge sub modules (HBSM) by embeddings appropriate number of SMs in the upper and lower arms, the coveted voltage on both sides of the converter can be accomplished. Not at all like MMC, there is no flowing current between various legs (stages) of SMMC, as they are disengaged from each other by a 3-stage transformer. Be that as it may, it is naturally feasible for current to flow inside one period of the SMMC. This current isn't nonstop and may just stream when vF crosses zero, thus it is called zero-intersection flowing current. For instance, in Fig. 2, if VC3 + VC4 is somewhat littler than VC1 + VC2, it makes vF turn into a little negative esteem (when vF = 0 is required). Likewise, due to exchanging homeless people, the SM inclusion/bypassing may not happen at the same time. This prompts one additional level decline/increment in vF for a brief timeframe. An additional level abatement in vF (at the point when vF = 0 is required),





could make vF negative. This negative voltage turns on the unfolder's hostile to parallel diodes and current courses through the leg. The arm inductor is introduced to constrain this current.

Two main considerations in deciding the cost of arm inductor are its inductance and its ostensible current. This inductor is on the way of the whole exchanged power; accordingly it must have the capacity to consistently withstand the aggregate current without immersion which makes it a major detached segment nearly as practically identical to the AC-channel inductor. Including one turned around IGBT in each arm of the FB-side Unfolded (FBU) could square the conceivable little negative vF as appeared in Fig. 3 and deters the need of the arm inductor. The HB-side unfolder (HBU) stays flawless. It ought to be seen that the most extreme voltage-drop over the turned around IGBT happens, when half-bridge arm (HBA) and full-bridge arm (FBA) capacitors are in their most minimal and most elevated adequate voltages, separately. In this way, this IGBT must withstand the predefined capacitor voltage swell,  $\Delta Vripp$  duplicated by the quantity of HBSMs (or FBSMs) which equivalents to (n - 1)/2 $\times \Delta Vripp$ . This suggests on the off chance that



ISSN: 2320-1363

Fig. 4 Description of zero-crossing transition in FBU



Fig. 5 Schematic diagram of a 3-phase SMMC

of high number of levels, in excess of one turned around IGBT may be required. The extra IGBT is a piece of the unfolder arm which is a series of arrangement associated semiconductor gadgets. This requires both transient and relentless state voltage sharing among the gadgets. The unfolders work in zero-voltage switching (ZVS) mode, along these lines transient voltage sharing is constantly fulfilled.

In the off-state, relentless state voltage sharing is accomplished by introducing high-esteem parallel resistors.





The extra IGBT must be furnished with a similar resistor. Fig. 4 shows FBU's rule of task at voltage zero-intersection progress for both driving and slacking streams. It can be seen that at any phase of progress, there is no less than one turned around IGBT obstructing the zero crossing circling current. The 3-stage SMMC is built utilizing a 3-stage transformer as appeared in Fig. 5.

# **III. CAPACITOR VOLTAGE BALANCING**

Fig. 6 demonstrates the disentangled schematic graph of a single phase SMMC. The voltages and streams on the FB-and



Fig. 6 Streamlined schematic outline of a solitary stage

#### SMMC

HB-sides of the converter can be spoken to as:  $vf = Vm f sin(\omega ft), vF = \lambda f .vf, \lambda f = sign(vf)$ 

$$if = Im f \sin(\omega f t - \phi f), iF = \lambda f . if$$
(1)

$$vh = Vmh \sin(\omega h t + \theta h), vH = \lambda h .vh , \lambda h = sign(vh)$$
$$ih = Imh \sin(\omega h t + \theta h - \phi h), iH = \lambda h .ih$$
(2)

As indicated by Fig. 6, the momentary power experiencing FBA and HBA are ascertained as:

In the consistent state condition, the put away vitality of FBA and HBA must be steady, so the capacitor voltages stay unaltered. This prompts the accompanying conditions:

$$\int_T p_{\mathrm{HB}}(t).dt = 0, \ \int_T p_{\mathrm{FB}}(t).dt = 0.$$

IJMTARC

### ISSN: 2320-1363

Eq. (4) is rewritten as following criteria:

$$\int_{T} (p_{\rm FB}(t) + p_{\rm HB}(t)) \, dt = 0 \, , \, \int_{T} p_{\rm FB}(t) \, dt = 0.$$

The first criterion leads to the real power balance between the AC-sides as presented below:

$$0 = \int_{T} (p_{\rm FB}(t) + p_{\rm HB}(t)) .dt$$
  
= 
$$\int_{T} (i_{\rm F} \times v_{\rm F} + i_{\rm H} \times v_{\rm H}) .dt$$
  
= 
$$\frac{1}{2} V_{\rm mf} I_{\rm mf} \cos(\varphi_{\rm f}) + \frac{1}{2} V_{\rm mh} I_{\rm mh} \cos(\varphi_{\rm f})$$
  
$$\Rightarrow P_{\rm f} + P_{\rm h} = 0.$$

The second criterion is studied as:

$$\begin{split} 0 &= \int_{T} p_{\rm FB}(t).dt = \int_{T} \{i_{\rm F} \times (v_{\rm F} - v_{\rm H})\}.dt \\ &\Rightarrow \frac{1}{2} V_{\rm mf} I_{\rm mf} \cos(\varphi_t) = \int_{T} (i_{\rm F} \times v_{\rm H}).dt \\ &= V_{\rm mh} I_{\rm mf} \int_{T} \{\lambda_f \sin(\omega_f t - \varphi_t) |\sin(\omega_h t + \theta_h)|\}.dt. \end{split}$$

This can be rewritten as:

$$\begin{aligned} \frac{V_{\mathrm{mf}}}{V_{\mathrm{mh}}} &= \int_{T} \frac{2\lambda_{\mathrm{f}} \sin(\omega_{\mathrm{f}} t - \varphi_{\mathrm{f}}) \left| \sin(\omega_{\mathrm{h}} t + \theta_{\mathrm{h}}) \right|}{\cos(\varphi_{\mathrm{f}})}.dt \\ &= \int_{T} g(t).dt - \int_{T} h(t).dt, \\ g(t) &= 2 \left| \sin(\omega_{\mathrm{f}} t) \sin(\omega_{\mathrm{h}} t + \theta_{\mathrm{h}}) \right|, \\ h(t) &= 2\lambda_{\mathrm{f}} \cos(\omega_{\mathrm{f}} t) \tan(\varphi_{\mathrm{f}}) \left| \sin(\omega_{\mathrm{h}} t + \theta_{\mathrm{h}}) \right|. \end{aligned}$$



Fig. 7 The estimation of A1 and A2 in light of  $\omega h/\omega f$ 



There is no diagnostic answer for Eq. (8). Be that as it may, its numerical arrangement can be approximated as:

$$\begin{split} G &= \int_T g(t) \approx 0.81 + A_1 \cos(B.\theta_{\rm h}), \\ H &= \int_T h(t) \approx A_2 \tan(\varphi_{\rm f}) \sin(B.\theta_{\rm h}). \end{split}$$

#### A. The effect of recurrence proportion

Accept the AC-side frequencies are not a whole number various of each other ( $\omega h/\omega f = m$  or 1/m where m is a whole number). For this situation, as it is appeared in Fig. 7, A1 and A2 are steady what more, relatively equivalent to 0 is. For example, if the converter works between two frameworks with the frequencies of 50 Hz and 60 Hz, A1 = 0.0001 and A2 = 0.0028. Expecting that vf side isn't absolutely inductive, by substituting A1 and A2 in Eq. (11)

$$M \approx 0 \Rightarrow \frac{V_{\rm mf}}{V_{\rm mh}} \approx 0.81.$$

Hence, the AC-side voltage proportion measures up to 0.81 paying little mind to the recurrence proportion. As indicated by Eq. (11), regardless of whether the recurrence proportion is a little whole number, the voltage proportion would even now be steady, yet it could be influenced by AC-sides control factor and stage point. At the end of the day, if voltage adjusting is accomplished, the converter's pick up is dependably a settled esteem. In the following area, third symphonious infusion is proposed to control the converter's increase, paying little respect to the recurrence proportion.

#### **B.** Voltage Ratio Regulation

For some pragmatic applications, voltage proportion control is fundamental. For instance, in network associated application, voltage pick up can be utilized to modify the receptive power trade with the AC systems. The AC-side voltages can be controlled by infusing music, with the end goal that the proportion between the normal corrected Air

#### ISSN: 2320-1363

conditioning voltage and its central segment is balanced. In this process, the unfolders are wanted to hold the delicate exchanged activity. All in all, the two sides of the converter can contribute to the voltage proportion control by conceding an unbounded arrangement of music. In any case, the additional music ought to be picked such that they are counteracted in line-line voltages. At the end of the day, just odd products of three sound  $(3, 9, 15, 21..., \infty)$  can be utilized. For instance, the voltage control is performed utilizing just third consonant expansion to transformer-side of the converter (see Fig. 5). In light of this procedure, the AC-side voltages in a 3-stage SMMC appeared in Fig. 5 can be spoken to as:

$$\begin{cases} v_{a} = V_{mf} \sin(\omega_{f}t) + V_{3} \sin(3\omega_{f}t + \beta) \\ v_{b} = V_{mf} \sin(\omega_{f}t - 2\pi/3) + V_{3} \sin(3\omega_{f}t + \beta) \\ v_{c} = V_{mf} \sin(\omega_{f}t - 4\pi/3) + V_{3} \sin(3\omega_{f}t + \beta) \\ v_{U} = \lambda_{u}v_{u}, \ \lambda_{u} = \text{sign}(v_{u}), \ u = a, b, c \end{cases}$$

$$\begin{cases} v_{x} = V_{mh} \sin(\omega_{h}t + \theta_{h}) \\ v_{y} = V_{mh} \sin(\omega_{h}t + \theta_{h} - 2\pi/3) \\ v_{z} = V_{mh} \sin(\omega_{h}t + \theta_{h} - 4\pi/3) \\ v_{U} = \lambda_{u}v_{u}, \ \lambda_{u} = \text{sign}(v_{u}), \ u = x, y, z \end{cases}$$

Presently, it is wanted to create voltage adjusting conditions for one period of the SMMC (e.g. the stage amongst An and X). As indicated by Fig. 5, the immediate power experiencing FBA1 and HBA1 are:

pHB1 (t)=(iA + iX) × vX, pFB1 (t) = iA × (vA - vX).

The impartial terminal of the transformer isn't grounded, hence the additional third symphonious voltage does not make current and in this way can't add to the power stream. Therefore, like past segment, the primary foundation of voltage adjusting leads to the genuine power adjusts between the AC-sides. The second foundation of voltage adjusting eqs. Prompts:





$$\mathbf{VR} = \frac{V_{\rm mf}}{V_{\rm mh}} = \int_T \frac{2\lambda_{\rm a}\sin(\omega_{\rm f}t - \varphi_{\rm f})\left|\sin(\omega_{\rm h}t + \theta_{\rm h})\right|}{\cos(\varphi_{\rm f})} dt.$$

The effect of stage point  $\theta$ h and recurrence proportion are examined previously. Along these lines, for effortlessness, in this area, it is accepted that  $\theta$ h = 0 and furthermore the recurrence proportion is anything but a little whole number.

## **IV. CONTROL STRATEGY**

The proposed converter could be controlled in either abc frame where PR controller is utilized or in d-q-outline as appeared in Fig. 11. To control the AC-side streams in d-q frames, a synchronization component is accomplished through a phase Locked Loop (PLL) on each side of the converter with ability of info DC-blunder dismissal. Two reference generators are used to give the reference AC streams to the following control arrange. Pfref in Grid F decides the sum also, heading of exchanged genuine power, while the receptive forces, Qfref and Qhref are managed to discretionary qualities inside the rating of converter. On each side of the converter, a standard current controller is utilized as delineated in Fig. 12, which gives the normal dynamic and responsive power trade with the matrix.



Fig. 11 The schematic outline of control procedure

ISSN: 2320-1363



Fig. 12 The schematic outline of the present controller







Fig. 14 The schematic outline of FBA Energy Balancing unit In the event that the capacitor voltages have a few motions, sounds can be rejected from the AC-side streams and voltages if a changed PWM is utilized. To direct the aggregate vitality put away in the capacitors, a moderate external control circle is utilized on each side of the converter. To do as such, the capacitor voltage reference (VCref) and its deliberate esteem are squared and increased by the aggregate number of SMs in the arm, which gives the coveted and estimated vitality put away in the arm.

By modifying the aggregate vitality put away in the arm capacitors, the harmony between the arm control and the AC-side dynamic power is kept up. For the HB-side, the interior control variable of Phref is given by the aggregate vitality put away in the HBAs as outlined in Fig. 13. nC is the aggregate number of capacitors in each arm which is equivalent to (n - 1)/2 of every an n-level SMMC. For the FB-side, as specified in the past area, the power stream could be controlled by infusing third symphonious voltage. Fig. 14 shows the way toward giving  $\gamma$  which at that point is utilized



to create the third consonant part.  $\beta$ ver ( $\approx 0.8 \pi$  or  $-0.8 \pi$ ) is the stage point that creates the most elevated/least voltage proportion. It is additionally important to equitably appropriate the arm vitality between the capacitors by choosing

# TABLE I SIMULATION PARAMETERS

| Parameter                           |               | Rating               |
|-------------------------------------|---------------|----------------------|
| Power rating                        | Scout-        | 4 MVA                |
| Grid H & F frequencies              | $f_{h+}f_{I}$ | 60 Hz, 50 Hz         |
| Grid H & F voltages (line-line rms) | Vsh. Vst      | 9 kV, 7.3 kV         |
| SM capacitor                        | $C_{SM}$      | 4 mF                 |
| Mean cell capacitor voltage         | E             | 2000 V               |
| Filter + Grid inductance            | Li. Lh        | 5 mH                 |
| Filter + Grid resistance            | Rf. Rh        | $10 \text{ m}\Omega$ |



Fig. 15 Enduring state voltage and current waveforms

the best possible SMs at each time. This is finished by the arranged line of capacitor voltages and arm current bearing [22].

# V. SIMULATION RESULTS

The hypothetical discoveries for a 3-stage SMMC appeared in Fig. 5 are approved by recreation utilizing MATLAB/Simulink programming. In this recreation, the HBside of the converter is associated with Matrix H with recurrence of 60 Hz, while the opposite side is associated to Grid F working at 50 Hz. The converter is evaluated for 4 MVA what's more, the capacitors' normal voltage are controlled at 2 kV. Table I records the principle reenactment parameters. A multi-bearer PWM is connected to the converter with the end goal that the compelling recurrence of the yield voltage is 1500 Hz. By having four SMs in each arm, the exchanging recurrence of SM IGBTs is around 375 Hz, while the unfolder switches work at relating AC line recurrence. By and by, the quantity of levels is higher agreeing to the coveted power and AC-side voltages. Hence, the waveform quality would enhance and littler AC channels could be introduced.

Fig. 15 demonstrates the consistent state voltages and streams. The dynamic control streams from Grid F to Grid H, while the power factor for the two sides is solidarity. Along these lines, the FB-and HB-sides of the converter work as a rectifier and an inverter, separately. It can be seen that the third consonant part of the AC-side voltages is counterbalanced and the coveted major part is all around combined. It must be noticed that the voltages appeared in Fig. 15 are considered as interior parameters of the converter what's more, situated before the AC-side channels. As said in the past segment, on each side of the converter, a present controller



Fig. 16 Steady-state average HBA and FBA capacitor voltages







Fig. 17 Converter transient waveforms during power variation

is used to guarantee an AC sinusoidal current with adequate symphonious substance (see Fig. 12). The present controller is quick enough to moderate the effect of capacitor voltage swell on the current by changing the converter's AC-side voltage. Fig. 16 shows the conduct of the capacitor voltages in the relentless state condition. The top to-crest swell in the capacitor voltage is around 8% which may differ due to the working purpose of dynamic and responsive powers on the two sides of the converter. Since the infused third-consonant voltage does not make present, third-consonant recurrence does not show up in capacitor voltages.

The 20 Hz swell is caused by the converters characteristic vitality adjusting cycle. Note that the recurrence of the redressed AC-voltages (and thusly present) gets multiplied (i.e. 100 Hz and 120 Hz) and a short time later, the best normal factor of the amended streams' frequencies shows up as the regular recurrence of converter's vitality adjusting cycle (here, GCD(100, 120) = 20 Hz). To consider the dynamic reaction of the converter, a couple of dynamic and receptive power changes are connected on the two sides as rising/falling slope inside 5 ms. As appeared in Fig. 17, the coveted working point is appropriately controlled by its reference. Amid every transient, a little blunder may happen in

the capacitor voltages which will be repaid in a couple of cycles.

ISSN: 2320-1363

### VI. EXPLORATORY RESULTS

Fig. 18 demonstrates a low-scale single-stage 5-level SMMC built utilizing MOSFET gadgets (MTD6N15T4G). The control framework is actualized on a dSPACE-Micro Lab Box unit. In this setup, the HB-side of the converter is associated with the network (120 V and 60 Hz), while the FB-side feeds a resistive stack working at 98 V and 50 Hz. The parameters of the exploratory setup can be found in Table II. Here, the exchanging



Fig. 18 A view of the experimental setup

# TABLE II EXPERIMENTAL PARAMETERS

| Parameter                               |              | Rating       |
|-----------------------------------------|--------------|--------------|
| HB & FB sides' frequency                | fa, fr       | 60 Hz, 50 Hz |
| HB & FB sides' AC voltage (rms)         | Vac h . Vand | 120 V, 98 V  |
| SM capacitor                            | CSM          | 820 µF       |
| Mean cell capacitor voltage             | E            | 100 V        |
| MOSFET maximum drain-source voltage     | Vos          | 150 V        |
| MOSFET continuous drain current         | $I_D$        | 6 A          |
| MOSFET drain-source on-state resistance | RD5-ON       | 300 mΩ       |
| Filter inductance                       | Ls. LL       | 5 mH         |







Fig. 19 Converter's HB-side waveforms in enduring state condition

Recurrence of 3 kHz is connected to the SM switches which could be diminished by using higher number of SMs. For a single phase SMMC without third-consonant infusion and with recurrence proportion of 60/50 = 1.2, the voltage proportion is consistent and nearly levels with Vm f/Vmh  $\approx$ 0.81. The receptive power on both sides is set to zero. With exchanging just dynamic power, in request to accomplish control adjusts, the present proportion is required to be Im f/Imh  $\approx$  1.23. The converter's HB-and FB-side consistent state waveforms are appeared in Figs. 19 and 20, separately. Both side streams are estimated as they enter the converter and the voltages are estimated before the AC-side channels (see Fig. 6). It can be seen that both side voltages are very much incorporated with the normal plentifulness and recurrence.

Fig. 20 Converter's FB-side waveforms in consistent state condition

70,6 V

19-24 21:42:23



Fig. 21 Dynamic reaction of the converter to the heap change Keeping in mind the end goal to assess the dynamic reaction of the capacitor voltage adjusting system, the heap is abruptly multiplied while the SM capacitor voltages are observed. As appeared in Fig. 21, a sudden increment in the heap makes the capacitors lose a little segment of their put away vitality which would be recognized by both HBA and FBA vitality adjusting units (see Figs. 13 and 14). Subsequently, the activity point will be redesigned and the capacitors' vitality will be reestablished in less than 300 ms.

SIMULATION MODEL



ISSN: 2320-1363



ISSN: 2320-1363





SIMULATION RESULTS





Fig. 1 Steady-state voltage and current waveforms



Fig. 2 Steady-state average HBA and FBA capacitor voltages





Fig.3 Converter transient waveforms during power variation

# **VII. CONCLUSION**

The proposed control technique guarantees the capacitor voltage adjusting in various working frequencies by infusing third symphonious voltage segment which is significant to





completely abuse the capacities of a SMMC. Likewise, a change of SMMC is proposed to enhance the converter's execution. Both reenactments what's more, trial results demonstrate that SMMC can satisfy the prerequisites of a bidirectional AC/AC converter.

#### REFERENCES

[1] A. Lotfjou, Y. Fu, and M. Shahidehpour, "Half breed AC/DC transmission development arranging," IEEE Trans. Power Del., vol. 27, no. 3, pp. 1620–1628, Jul. 2012.

[2] S. A. Khajehoddin, P. K. Jain, and A. Bakhshai, "Fell staggered converters and their applications in photovoltaic frameworks," in Proc. second Can. Sol. Structures Conf., Calgary, AB, Canada, Jun. 2007, pp. 10–14.

[3] M. Saeedifard and R. Iravani, "Dynamic execution of a particular staggered consecutive HVDC framework," IEEE Trans. Power Del., vol. 25, no. 4, pp. 2903–2912, Oct. 2010.

[4] X. Wang and X. Wang, "Practicality investigation of partial recurrence transmission framework," IEEE Trans. Power Syst., vol. 11, no. 2, pp. 962–967, May 1996.

[5] W. Xifan, C. Chengjun, and Z. Zhichao, "Investigation on partial recurrence transmission framework," IEEE Trans. Power Syst., vol. 21, no. 1, pp. 372–377, Feb. 2006.

[6] A. Rufer, N. Schibli, C. Chabert, and C. Zimmermann, "Configurable front-end converters for multi current trains worked on 16 2/3 Hz Air conditioning and 3 kV DC frameworks," IEEE Trans. Power Electron., vol. 18, no. 5, pp. 1186–1193, Sep. 2003.

[7] P. Drabek, Z. Peroutka, M. Pittermann, and M. Cedl, "New arrangement ' of footing converter with medium-recurrence transformer utilizing grid converters," IEEE Trans. Ind. Electron., vol. 58, no. 11, pp. 5041–5048, Nov. 2011.

#### ISSN: 2320-1363

[8] A. Gomez-Exposito, J. M. Mauricio, and J. M. Maza-Ortega, "VSC-based MVDC railroad zap framework," IEEE Trans. Power Del., vol. 29, no. 1, pp. 422–431, Feb. 2014.

[9] L. M. Tolbert, F. Z. Peng, and T. G. Habetler, "Staggered converters for expansive electric drives," IEEE Trans. Ind. Appl., vol. 35, no. 1, pp. 36–44, Jan. 1999.

[10] M. Kazerani, "An immediate AC/AC converter in view of current-source converter modules," IEEE Trans. Power Electron., vol. 18, no. 5, pp. 1168–1175, Sep. 2003.

[11] A. K. Jain and V. Ranganathan, "Cross breed LCI/VSI control circuit—A general high-control converter answer for wound field synchronous engine drives," IEEE Trans. Ind. Electron., vol. 58, no. 9, pp. 4057–4068,

Sep. 2011.

[12] B.Wu, High-Power Converters and AC Drives. Hoboken, NJ, USA:Wiley, 2006.

[13] G.- T. Kim and T. Lipo, "VSI-PWM rectifier/inverter framework with a diminished switch tally," IEEE Trans. Ind. Appl., vol. 32, no. 6, pp. 1331–1337, Nov./Dec. 1996.

[14] C. B. Jacobina, I. Soares de Freitas, and A. M. N. Lima,
"DC-interface threephase-to-three-stage four-leg converters,"
IEEE Trans. Ind. Electron., vol. 54, no. 4, pp. 1953–1961,
Aug. 2007.

## **AUTHOR'S PROFILE**

## **STUDENT PROFILE**



**D.MALLESHAM** received B.Tech degree in Electrical and Electronics Engineering KBR College of Engineering, Pagidipalli, Yadadri Bhongir (Dist), Telengana, and currently pursuing M.Tech in Power Electronics & Electrical

Drives at KLR College of Engineering & Technology,





Paloncha, Bhadradri Kothagudem (Dist), TS. My areas of interest are Electrical Machines, Power Systems and Power Electronics.

# **GUIDE PROFILE**

**M.RAVINDAR** Working as Assistant Professor in Electrical and Electronics Engineering at KLR College of Engineering & Technology, Paloncha, Bhadradri



Kothagudem, Telangana. He received the B.Tech Degree in Electrical and Electronics Engineering from Sarada Institute of Technology and Science, Ragunadhapalam, Ballepalli, Khammam, Telangana. He obtained his M.Tech degree in Power

Electronics from Pulipati Institute of Technology, Khammam, and Telangana. He has a Teaching Experience of 5 years. His interested areas were Power Electronics, Power Systems, Control systems, Electrical circuits and Electrical Machines.

# H.O.D. PROFILE

**V.NARESH KUMAR** Working as a H.O.D and Assistant Professor in Electrical and Electronics Engineering at KLR College of Engineering&



Technology, Paloncha, Bhadradri Kothagudem, T.S, He received the B.Tech Degree in Electrical and Electronics Engineering from Adams Engineering College, Paloncha, JNTUH, T.S, and he received P.G. In Electrical

and Electronics Engineering as Electrical Power Systems is Specialization at Abdulkalam Institute of Technological Sciences, Bhadradri Kothagudem, T.S, He has a Teaching Experience of 8 years. His Areas of Interest are Power Systems, Control systems, Electrical Machines, Power Electronics and Static Drives.



ISSN: 2320-1363